# YZ1621B

### **General Descriptions:**

The YZ1621B is a 128-pattern (32x4), memory mapping, and multi-function LCD driver. The S/W configuration feature of the YZ1621B makes it suitable for multiple LCD applications including LCD modules and display subsystems. Only three or four lines are required for the interface between the host controller and the YZ1621B. The YZ1621B contains a power down command to reduce power consumption.

### Features:

- Operating voltage: 2.4V~5.2V.
- Built- in 256 kHz RC oscillator.
- External 32.768 kHz crystal or 256 kHz frequency source input.
- Selection of 1/2 or 1/3 bias, and 1/2 or 1/3 or 1/4 duty LCD applications.
- Internal time base frequency sources.
- Two selectable buzzer frequencies (2 kHz/4 kHz).
- Built-in time base generator and WDT.
- Time base or WDT overflow output.
- Power down command reduces power Consumption.
- 8 kinds of time base/WDT clock sources.
- 32x4 LCD driver.
- Built- in 32x4 bit display RAM.
- 3-wire serial interface.
- Internal LCD driving frequency source.
- Software configuration feature.
- Data mode and command mode instructions.
- R/W address auto increment.
- Three data accessing modes.
- VLCD pin for adjusting LCD operating voltage.

# Pin Assignment:

| SEG7 [      | <u></u> 11 ∼ | 48 | 🗆 SEG8 |
|-------------|--------------|----|--------|
| SEG6        | 12           | 47 | 🗆 SEG9 |
| SEG5        | 3            | 46 | SEG10  |
| SEG4        | <b>⊒</b> ₄   | 45 | SEG11  |
| SEG3 (      | 5            | 44 | SEG12  |
| SEG2        | <b>4</b> 6   | 43 | SEG13  |
| SEG1 [      | 7            | 42 | SEG14  |
| SEG0        |              | 41 | SEG15  |
| <u>cs</u> I | <b>1</b> 9   | 40 | SEG16  |
| RD          | <b>–</b> • • | 39 | SEG17  |
| WR (        | 111          | 38 | SEG18  |
| DATA (      | 12           | 37 | SEG19  |
| VSS         | 13           | 36 | SEG20  |
| osco l      | 14           | 35 | SEG21  |
| OSCI        | 15           | 34 | SEG22  |
| VLCD        | 16           | 33 | SEG23  |
| VDD I       |              | 32 | SEG24  |
| <b>IRQ</b>  | 18           | 31 | SEG25  |
| BZ          |              | 30 | SEG26  |
| BZ          |              | 29 | SEG27  |
| COM0        | 21           | 28 | SEG28  |
| COM1        | 22           | 27 | SEG29  |
| COM2        | 23           | 26 | SEG30  |
| COM3        | 24           | 25 | SEG31  |



# Pad Description:

| Pad No. | Pad Name   | I/O | Function                                                                                                                                                                                                                                                                                                                                                                              |
|---------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | ĊŚ         | Ι   | Chip <u>s</u> election input with pull-high resistor<br>When the CS is logic high, the data and command read from or written<br>to the YZ1621B are disabled. The serial <u>interface</u> circuit is also reset.<br>But if CS is at logic low level and is input to the CS pad, the data and<br>command trans- mission between the host controller and the YZ1621B<br>are all enabled. |
| 2       | RD         | Ι   | READ clock input with pull-high resistor<br>Data in the RAM of the YZ1621B are clocked out on the falling edge of<br>the RD signal. The clocked out data will appear on the DATA line. The<br>host control- ler can use the next rising edge to latch the clocked out<br>data.                                                                                                        |
| 3       | WR         | Ι   | WRITE clock input with pull-high resistor<br><u>D</u> ata on the DATA line are latched into the YZ1621B on the rising edge<br>of the WR signal.                                                                                                                                                                                                                                       |
| 4       | DATA       | I/O | Serial data input/output with pull-high resistor                                                                                                                                                                                                                                                                                                                                      |
| 5       | VSS        |     | Negative power supply, ground                                                                                                                                                                                                                                                                                                                                                         |
| 7       | OSCI       | Ι   | The OSCI and OSCO pads are connected to a 32.768kHz crystal in order to generate a system clock. If the system clock comes from an external                                                                                                                                                                                                                                           |
| 6       | OSCO       | 0   | clock source, the external clock source should be connected to the OSCI pad. But if an on-chip RC oscillator is selected instead, the OSCI and OSCO pads can be left open.                                                                                                                                                                                                            |
| 8       | VLCD       | Ι   | LCD power input                                                                                                                                                                                                                                                                                                                                                                       |
| 9       | VDD        |     | Positive power supply                                                                                                                                                                                                                                                                                                                                                                 |
| 10      | IRQ        | 0   | Time base or WDT overflow flag, NMOS open drain output                                                                                                                                                                                                                                                                                                                                |
| 11, 12  | BZ, BZ     | 0   | 2kHz or 4kHz tone frequency output pair                                                                                                                                                                                                                                                                                                                                               |
| 13~16   | COM0~COM3  | 0   | LCD common outputs                                                                                                                                                                                                                                                                                                                                                                    |
| 17~48   | SEG0~SEG31 | Ο   | LCD segment outputs                                                                                                                                                                                                                                                                                                                                                                   |

### **Block Diagram:**



Note:  $\overline{\text{CS}}$ : Chip selection BZ,  $\overline{\text{BZ}}$ : Tone outputs  $\overline{\text{WR}}$ ,  $\overline{\text{RD}}$ , DATA: Serial interface COM0~COM3, SEG0~SEG31: LCD outputs IRQ: Time base or WDT overflow output

# Absolute Maximum Ratings:

| Supply VoltageV_SS^-0.3V to V_SS^+5.5V | Storage Temperature50°C to 125°C   |
|----------------------------------------|------------------------------------|
| Input VoltageV_SS-0.3V to V_DD+0.3V    | Operating Temperature–25°C to 75°C |

### **D.C.** Characteristics:

| Symbol           | Deremeter                  |                 | Test Conditions          | Min. | Turn | Max. | 11   |
|------------------|----------------------------|-----------------|--------------------------|------|------|------|------|
| Symbol           | Parameter                  | $V_{\text{DD}}$ | Conditions               | win. | Тур. | wax. | Unit |
| V <sub>DD</sub>  | Operating Voltage          |                 | —                        | 2.4  |      | 5.2  | V    |
| lee.             | Operating Current          | 3V              | No load/LCD ON           |      | 150  | 300  | μA   |
| IDD1             | Operating Current          | 5V              | On-chip RC oscillator    |      | 300  | 600  | μA   |
| lass             | Operating Current          | 3V              | No load/LCD ON           |      | 60   | 120  | μA   |
| I <sub>DD2</sub> | Operating Current          | 5V              | Crystal oscillator       |      | 120  | 240  | μA   |
| less.            | Operating Current          | 3V              | No load/LCD ON           |      | 100  | 200  | μA   |
| I <sub>DD3</sub> | Operating Current          | 5V              | External clock source    |      | 200  | 400  | μA   |
|                  | Standby Cymraet            | 3V              | No load Dewardown mode   |      | 0.1  | 5    | μA   |
| I <sub>STB</sub> | Standby Current            | 5V              | No load, Power down mode |      | 0.3  | 10   | μA   |
| Ma               | Input Low Voltage          | 3V              | DATA, WR, CS, RD         | 0    | _    | 0.6  | V    |
| VIL              | Input Low Voltage          | 5V              | DATA, WR, CS, RD         | 0    | _    | 1.0  | V    |
| Ma               |                            | 3V              |                          | 2.4  |      | 3.0  | V    |
| VIH              | Input High Voltage         | 5V              | DATA, WR, CS, RD         | 4.0  |      | 5.0  | V    |
|                  |                            | 3V              | V <sub>OL</sub> =0.3V    | 0.5  | 1.2  |      | mA   |
| I <sub>OL1</sub> | DATA, BZ, BZ, IRQ          | 5V              | V <sub>OL</sub> =0.5V    | 1.3  | 2.6  |      | mA   |
| 1                |                            | 3V              | V <sub>OH</sub> =2.7V    | -0.4 | -0.8 | _    | mA   |
| I <sub>OH1</sub> | DATA, BZ, BZ               | 5V              | V <sub>OH</sub> =4.5V    | -0.9 | -1.8 |      | mA   |
|                  |                            | 3V              | V <sub>OL</sub> =0.3V    | 80   | 150  |      | μA   |
| I <sub>OL2</sub> | LCD Common Sink Current    | 5V              | V <sub>OL</sub> =0.5V    | 150  | 250  |      | μA   |
| Laura            |                            | 3V              | V <sub>OH</sub> =2.7V    | -80  | -120 |      | μA   |
| I <sub>OH2</sub> | LCD Common Source Current  | 5V              | V <sub>OH</sub> =4.5V    | -120 | -200 |      | μA   |
| 1                | LOD Comment Cials Current  | 3V              | V <sub>OL</sub> =0.3V    | 60   | 120  |      | μA   |
| I <sub>OL3</sub> | LCD Segment Sink Current   | 5V              | V <sub>OL</sub> =0.5V    | 120  | 200  | _    | μA   |
| laura.           | LOD Segment Severe Over    | 3V              | V <sub>OH</sub> =2.7V    | -40  | -70  |      | μA   |
| Іонз             | LCD Segment Source Current | 5V              | V <sub>OH</sub> =4.5V    | -70  | -100 |      | μA   |
| D                | Dull high Desister         | 3V              |                          | 40   | 80   | 200  | kΩ   |
| R <sub>PH</sub>  | Pull-high Resistor         | 5V              | DATA, WR, CS, RD         | 30   | 60   | 100  | kΩ   |

# A.C. Characteristics:

| Cumbal            | Demonster                                                                                      | Test Conditions |                       |      | Tur                     |      | 11   |  |
|-------------------|------------------------------------------------------------------------------------------------|-----------------|-----------------------|------|-------------------------|------|------|--|
| Symbol            | Parameter                                                                                      | V <sub>DD</sub> | Conditions            | Min. | Тур.                    | Max. | Unit |  |
| fsys1             | System Clock                                                                                   | _               | On-chip RC oscillator | _    | 256                     | _    | kHz  |  |
| f <sub>SYS2</sub> | System Clock                                                                                   | _               | Crystal oscillator    | _    | 32.768                  | _    | kHz  |  |
| fsys3             | System Clock                                                                                   | _               | External clock source | _    | 256                     | _    | kHz  |  |
|                   |                                                                                                |                 | On-chip RC oscillator | _    | f <sub>SYS1</sub> /1024 | _    | Hz   |  |
| <b>f</b> LCD      | LCD Clock                                                                                      | _               | Crystal oscillator    | _    | f <sub>SYS2</sub> /128  | _    | Hz   |  |
|                   |                                                                                                | _               | External clock source | _    | f <sub>SYS3</sub> /1024 | _    | Hz   |  |
| t <sub>COM</sub>  | LCD Common Period                                                                              | _               | n: Number of COM      | _    | n/f <sub>LCD</sub>      | _    | S    |  |
| f                 | Social Data Clask (WD nin)                                                                     | 3V              | Duty avala 50%        | 4    |                         | 150  | kHz  |  |
| f <sub>CLK1</sub> | Serial Data Clock (WR pin)                                                                     | 5V              | Duty cycle 50%        | 4    | _                       | 300  | kHz  |  |
| 6                 |                                                                                                |                 | Duty angle 50%        | _    |                         | 75   | kHz  |  |
| fclk2             | Serial Data Clock (RD pin)                                                                     | 5V              | Duty cycle 50%        | _    | _                       | 150  | kHz  |  |
| f <sub>TONE</sub> | Tone Frequency                                                                                 | _               | On-chip RC oscillator | _    | 2.0 or 4.0              | _    | kHz  |  |
| tcs               | Serial Interface Reset Pulse<br>Width (Figure 3)                                               | _               | CS                    | _    | 250                     | _    | ns   |  |
|                   |                                                                                                | 3V              | Write mode            | 3.34 | _                       | 125  |      |  |
|                   | WR, RD Input Pulse Width                                                                       |                 | Read mode             | 6.67 | _                       | _    | μs   |  |
| t <sub>CLK</sub>  | (Figure 1)                                                                                     | <b>F</b> \/     | Write mode            | 1.67 | _                       | 125  |      |  |
|                   |                                                                                                | 5V              | Read mode             | 3.34 | _                       | _    | μs   |  |
| tr, tr            | Rise/Fall Time Serial Data<br>Clock Width (Figure 1)                                           | _               | _                     | _    | 120                     | _    | ns   |  |
| t <sub>su</sub>   | $\frac{\text{Setup Time for DATA to }\overline{\text{WR}},}{\text{RD Clock Width (Figure 2)}}$ | _               | _                     | _    | 120                     | _    | ns   |  |
| th                | Hold Time for DATA to $\overline{WR}$ , $\overline{RD}$<br>Clock Width (Figure 2)              | _               | _                     | _    | 120                     | _    | ns   |  |
| t <sub>su1</sub>  | Setup Time for $\overline{CS}$ to $\overline{WR}$ , $\overline{RD}$<br>Clock Width (Figure 3)  | _               | _                     | _    | 100                     | _    | ns   |  |
| t <sub>h1</sub>   | Hold Time for $\overline{CS}$ to $\overline{WR}$ , $\overline{RD}$<br>Clock Width (Figure 3)   | _               | _                     | _    | 100                     | _    | ns   |  |

### **Functional Description**

#### Display Memory — RAM

The static display memory (RAM) is organized into  $32 \times 4$  bits and stores the displayed data. The contents of the RAM are directly mapped to the contents of the LCD driver. Data in the RAM can be accessed by the READ, WRITE, and READ-MODIFY-WRITE commands. The following is a mapping from the RAM to the LCD pattern:

|       | COM3 | COM2 | COM1 | COM0 |           |               |
|-------|------|------|------|------|-----------|---------------|
| SEG0  |      |      |      |      | 0         |               |
| SEG1  |      |      |      |      | 1         | Addres 6 bits |
| SEG2  |      |      |      |      | 2         | (A5, A4A0)    |
| SEG3  |      |      |      |      | 3         |               |
|       |      |      |      |      |           |               |
| SEG31 |      |      |      |      | 31        |               |
|       | D3   | D2   | D1   | D0   | Data\Addr |               |

#### System Oscillator

The YZ1621B system clock is used to generate the time base/Watchdog Timer (WDT) clock frequency, LCD driving clock, and tone frequency. The source of the clock may be from an on-chip RC oscillator (256kHz), a crystal oscillator (32.768kHz), or an external 256kHz clock by the S/W setting. The configuration of the sys- tem oscillator is as shown. After the SYS DIS command is executed, the system clock will stop and the LCD bias generator will turn off. That command is, however, avail- able only for the on-chip RC oscillator or for the crystal oscillator. Once the system clock stops, the LCD display will become blank, and the time base/WDT lose its func- tion as well.

The LCD OFF command is used to turn the LCD bias generator off. After the LCD bias generator switches off by issuing the LCD OFF command, using the SYS DIS command reduces power consumption, serving as a system power down command. But if the external clock source is chosen as the system clock, using the SYS DIS command can neither turn the oscillator off nor carry out the power down mode. The crystal oscillator option can be applied to connect an external frequency source of 32kHz to the OSCI pin. In this case, the sys- tem fails to enter the power down mode, similar to the case in the external 256kHz clock source operation. At the initial system power on, the YZ1621B is at the SYS DIS state.



#### Time Base and Watchdog Timer (WDT)

The time base generator is comprised by an 8-stage count-up ripple counter and is designed to generate an accurate time base. The watch dog timer (WDT), on the other hand, is composed of an 8-stage time base generator along with a 2-stage count-up counter, and is designed to break the host controller or other subsystems from abnormal states such as unknown or unwanted jump, execution errors, etc. The WDT time-out will result in the setting of an internal WDT time-out flag. The out puts of the time base generator and of the WDT time-out flag can be connected to the IRQ output by a command option. There are totally eight frequency sources avail- able for the time base generator and the WDT clock. The frequency is calculated by the following equation.

$$f_{WDT} = \frac{32kHz}{2^n}$$

Where the value of n ranges from 0to 7by command options. The 32kHz in the above equation indicates that the source of the system frequency is derived from a crystal oscillator of 32.768kHz, an on-chip oscillator (256kHz), or an external frequency of 256kHz.

If an on-chip oscillator (256kHz) or an external 256kHz frequency is chosen as the source of the system frequency, the frequency source is by default prescaled to 32kHz by a 3-stage prescaler. Employing both the time base generator and WDT share the same 8-stage counter. For example, invoking the WDT DIS command disables the time base generator whereas executing the WDT EN command not only enables the time base generator but activates the WDT time-out flag output (connect the WDT time-out flag to the IRQ pin). After the TIMER EN command is transferred, the WDT is disconnected from the IRQ pin, and the output of the time base generator is connected to the IRQ pin. The WDT can be cleared by executing the CLR WDT command, and the contents of the time base generator is cleared by executing the CLR WDT or the CLR TIMER command. The CLR WDT or the CLR TIMER command should be executed prior to the WDT EN or the TIMER EN command respectively. Before executing the IRQ EN command the CLR WDT or CLR TIMER command should be executed first. The CLR TIMER command has to be executed before switching from the WDT mode to the time base mode. Once the WDT time-out occurs, the IRQ pin will stay at a logic low level until the CLR WDT or the IRQ DIS command is issued. After the IRQ output is disabled the IRQ pin will remain at the floating state. The IRQ output can be enabled or disabled by executing the IRQ EN or the IRQ DIS command, respectively. The IRQ EN makes the output of the time base generator or of the WDT time-out flag appear on the IRQ pin. The configuration of the time base generator along with the WDT are as shown. In the case of on-chip RC oscillator or crystal oscillator, the power down mode can reduce power consumption since the oscillator can be turned on or off by the corresponding system commands. At the power down mode the time base/WDT loses all its functions.

On the other hand, if an external clock is selected as the source of system frequency the SYS DIS command turns out invalid and the power down mode fails to be carried out. That is, after the external clock source is selected, the YZ1621B will continue working until system power fails or the external clock source is removed. After the system power on, the IRQ will be disabled.



#### **Tone Output**

A simple tone generator is implemented in the YZ1621B. The tone generator can output a pair of differential driving signals on the BZ and BZ, which are used to generate a single tone. By executing the TONE4K and TONE2K commands there are two tone frequency outputs selectable. The TONE4K and TONE2K commands set the tone frequency to 4kHz and 2kHz, respectively. The tone output can be turned on or off by invoking the TONE ON or the TONE OFF command. The tone outputs, namely BZ and BZ, are a pair of differential driving outputs used to drive a piezo buzzer. Once the system is disabled or the tone output is inhibited, the BZ and the BZ outputs will remain at low level.

#### **LCD** Driver

The YZ1621B is a 128 (32×4) pattern LCD driver. It can be configured as 1/2 or 1/3 bias and 2 or 3 or 4 commons of LCD driver by the S/W configuration. This feature makes the YZ1621B suitable for multiply LCD applica- tions. The LCD driving clock is derived from the system clock. The value of the driving clock is always 256Hz even when it is at a 32.768kHz crystal oscillator frequency, an on-chip RC oscillator frequency, or an external fre- quency. The LCD corresponding commands are summarized in the table.

| Name       | Command Code         | Function                                                                                                                      |
|------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------|
| LCD OFF    | <b>100</b> 00000010X | Turn off LCD outputs                                                                                                          |
| LCD ON     | <b>100</b> 00000011X | Turn on LCD outputs                                                                                                           |
| BIAS & COM | <b>100</b> 0010abXcX | c=0: 1/2 bias option<br>c=1: 1/3 bias option<br>ab=00: 2 commons option<br>ab=01: 3 commons option<br>ab=10: 4 commons option |

The bold form of 10 0, namely 10 0, indicates the com- mand mode ID. If successive commands have been

is- sued, the command mode ID except for the first command, will be omitted. The LCD OFF command turns the LCD display off by disabling the LCD bias generator. The LCD ON command, on the other hand, turns the LCD display on by enabling the LCD bias generator. The BIAS and COM are the LCD panel related commands. Using the LCD related commands, the YZ1621B can be compatible with most types of LCD panels.

#### **Command Format**

The YZ1621B can be configured by the S/W setting. There are two mode commands to configure the YZ1621B resources and to transfer the LCD display data. The configuration mode of the YZ1621B is called command mode, and its command mode ID is **100**. The command mode con- sists of a system configuration command, a system frequency selection command, a LCD configuration com- mand, a tone frequency selection command, and an operating command. The data mode, on the other hand, includes READ, WRITE, and READ-MODIFY-WRITE operations. The following are thedata mode IDs and the command mode ID:

| Operation         | Mode    | ID  |
|-------------------|---------|-----|
| Read              | Data    | 110 |
| Write             | Data    | 101 |
| Read-Modify-Write | Data    | 101 |
| Command           | Command | 100 |

The mode command should be issued before the data or command is transferred. If successive commands have been issued, the command mode ID, namely **100**, can be omitted. While the system is operating in the non-successive command or the non-successive ad- dress data mode, the CS pin should be set to 1 and <u>the previous</u> operation mode will be reset also. Once the CS pin returns to 0 a new operation mode ID should be is-sued first.

#### Interfacing

Only four lines are required to interface with the YZ1621B. The CS line is used to initialize the serial interface circuit and to terminate the communication between the host controller and the YZ1621B. If the CS pin is set to 1 the data and command issued between the host controller and the YZ1621B are first disabled and then initialized. Before issuing a mode command or mode switching, a high level pulse is required to initialize the serial interface of the YZ1621B. The DATA line is the serial data input/output line. Data to be read or written or commands to be written have to be passed through the DATA line. The RD line is the READ clock input. Data in the RAM are clocked out on the falling edge of the RD signal, and the clocked out data will then appear on the DATA line. It is recommended that the host controller read in correct data during the interval <u>be</u>tween the <u>r</u>ising edge and the next falling edge of the RD signal. The WR line is the WRITE clock input. The data, address, and command on the DATA line <u>a</u>re all clocked into the <u>YZ1621B</u> on the rising edge of the WR signal. There is an optional IRQ line to be used as an interface between the host controller and the YZ1621B. The IRQ pin can be selected as a timer output or a WDT overflow flag output by the S/W setting. The host controller can perform the time base or the WDT function by being connected with the IRQ pin of the YZ1621B.

#### **Timing Diagrams**

#### Read Mode (Command Code:110)



#### Read Mode (Successive Address Reading)



Write Mode (Command Code:101)



#### Write Mode (Successive Address Writing)



#### Command Mode (Command Code:100)



#### **Command Summary**

| Name               | ID  | Command Code         | D/C | Function                                               | Def. |
|--------------------|-----|----------------------|-----|--------------------------------------------------------|------|
| READ               | 110 | A5A4A3A2A1A0D0D1D2D3 | D   | Read data from the RAM                                 |      |
| WRITE              | 101 | A5A4A3A2A1A0D0D1D2D3 | D   | Write data to the RAM                                  |      |
| READ-MODIFY- WRITE | 101 | A5A4A3A2A1A0D0D1D2D3 | D   | READ and WRITE to the RAM                              |      |
| SYS DIS            | 100 | 0000-0000-X          | С   | Turn off both system oscillator and LCD bias generator | YES  |
| SYS EN             | 100 | 0000-0001-X          | С   | Turn on system oscillator                              |      |
| LCD OFF            | 100 | 0000-0010-X          | С   | Turn off LCD bias generator                            | YES  |
| LCD ON             | 100 | 0000-0011-X          | С   | Turn on LCD bias generator                             |      |
| TIMER DIS          | 100 | 0000-0100-X          | С   | Disable time base output                               |      |
| WDT DIS            | 100 | 0000-0101-X          | С   | Disable WDT time-out flag output                       |      |
| TIMER EN           | 100 | 0000-0110-X          | С   | Enable time base output                                |      |
| WDT EN             | 100 | 0000-0111-X          | С   | Enable WDT time-out flag output                        |      |
| TONE OFF           | 100 | 0000-1000-X          | С   | Turn off tone outputs                                  | YES  |
| TONE ON            | 100 | 0000-1001-X          | С   | Turn on tone outputs                                   |      |
| CLR TIMER          | 100 | 0000-11XX-X          | С   | Clear the contents of time base generator              |      |
| CLR WDT            | 100 | 0000-111X-X          | С   | Clear the contents of WDT stage                        |      |
| XTAL 32K           | 100 | 0001-01XX-X          | С   | System clock source, crystal oscillator                |      |
| RC 256K            | 100 | 0001-10XX-X          | С   | System clock source, on-chip RC oscillator             | YES  |
| EXT 256K           | 100 | 0001-11XX-X          | С   | System clock source, external clock source             |      |

| Name     | ID    | Command Code | D/C | Function                           | Def. |
|----------|-------|--------------|-----|------------------------------------|------|
|          |       |              |     | LCD 1/2 bias option                |      |
| BIAS 1/2 | 100   | 0010-abX0-X  | С   | ab=00: 2 commons option            |      |
|          |       |              |     | ab=01: 3 commons option            |      |
|          |       |              |     | ab=10: 4 commons option            |      |
|          |       |              |     | LCD 1/3 bias option                |      |
| BIAS 1/3 | 100   | 0010-abX1-X  | С   | ab=00: 2 commons option            |      |
|          |       |              |     | ab=01: 3 commons option            |      |
|          |       |              |     | ab=10: 4 commons option            |      |
| TONE 4K  | 100   | 010X-XXXX-X  | С   | Tone frequency, 4kHz               |      |
| TONE 2K  | 100   | 011X-XXXX-X  | С   | Tone frequency, 2kHz               |      |
| IRQ DIS  | 100   | 100X-0XXX-X  | С   | Disable IRQ output                 | YES  |
| IRQ EN   | 100   | 100X-1XXX-X  | С   | Enable IRQ output                  |      |
| F1       | 100   | 101X-X000-X  | с   | Time base/WDT clock output:1Hz     |      |
|          | 100   | 1017-7000-7  | C   | The WDT time-out flag after: 4s    |      |
| 50       | 4.0.0 |              | 0   | Time base/WDT clock output:2Hz     |      |
| F2       | 100   | 101X-X001-X  | С   | The WDT time-out flag after: 2s    |      |
|          |       |              |     | Time base/WDT clock output:4Hz     |      |
| F4       | 100   | 101X-X010-X  | С   | The WDT time-out flag after: 1s    |      |
|          |       |              |     | Time base/WDT clock output:8Hz     |      |
| F8       | 100   | 101X-X011-X  | С   | The WDT time-out flag after: 1/2s  |      |
|          |       |              |     | The WDT time-out hag alter. 1/23   |      |
| F16      | 100   | 404 X X400 X | С   | Time base/WDT clock output:16Hz    |      |
| FID      | 100   | 101X-X100-X  | C   | The WDT time-out flag after: 1/4s  |      |
|          |       |              |     | Time base/WDT clock output:32Hz    |      |
| F32      | 100   | 101X-X101-X  | С   | The WDT time-out flag after: 1/8s  |      |
|          |       |              |     | Time base/WDT clock output:64Hz    |      |
| F64      | 100   | 101X-X110-X  | С   | The WDT time-out flag after: 1/16s |      |
|          |       |              |     | -                                  |      |
| F128     | 100   | 101X-X111-X  | С   | Time base/WDT clock output:128Hz   | YES  |
|          |       |              |     | The WDT time-out flag after: 1/32s |      |
| TEST     | 100   | 1110-0000-X  | С   | Test mode, user don't use.         |      |
| NORMAL   | 100   | 1110-0011-X  | С   | Normal mode                        | YES  |

#### **Application circuit:**



\*: This circuit is for reference only

#### Welding Point Map:



Chip area(with slot): <u>1.614\*1.57</u> um<sup>2</sup> Chip substrate: <u>VDD</u>

### Welding Point Coordinates

| Pad | Pad  | X      | Y      | Pad No. | Pad   | X     | Y      |
|-----|------|--------|--------|---------|-------|-------|--------|
| 1   | SEG7 | 291.5  | 627    | 25      | SEG31 | -59   | -687.5 |
| 2   | SEG6 | 197.5  | 627    | 26      | SEG30 | 30.5  | -687.5 |
| 3   | SEG5 | 102.5  | 627    | 27      | SEG29 | 119   | -687.5 |
| 4   | SEG4 | 10     | 627    | 28      | SEG28 | 209   | -687.5 |
| 5   | SEG3 | -86    | 627    | 29      | SEG27 | 297.5 | -687.5 |
| 6   | SEG2 | -181.5 | 627    | 30      | SEG26 | 387.5 | -687.5 |
| 7   | SEG1 | -274.5 | 627    | 31      | SEG25 | 477   | -687.5 |
| 8   | SEG0 | -369   | 627    | 32      | SEG24 | 566   | -687.5 |
| 9   | CS   | -647.5 | 588    | 33      | SEG23 | 655.5 | -687.5 |
| 10  | RD   | -647.5 | 500    | 34      | SEG22 | 709   | -540.5 |
| 11  | WR   | -647.5 | 409.5  | 35      | SEG21 | 709   | -455   |
| 12  | DATA | -647.5 | 316    | 36      | SEG20 | 709   | -352   |
| 13  | VSS  | -647.5 | 189    | 37      | SEG19 | 709   | -257.5 |
| 14  | OSCO | -647.5 | 101.5  | 38      | SEG18 | 709   | -93.5  |
| 15  | OSCI | -647.5 | 11     | 39      | SEG17 | 709   | 1      |
| 16  | VLCD | -647.5 | -79    | 40      | SEG16 | 709   | 95.5   |
| 17  | VDD  | -647.5 | -167   | 41      | SEG15 | 709   | 189.5  |
| 18  | IRQ  | -647.5 | -257   | 42      | SEG14 | 709   | 285.5  |
| 19  | BZ   | -682   | -708   | 43      | SEG13 | 709   | 380    |
| 20  | BZ   | -511.5 | -715.5 | 44      | SEG12 | 709   | 474    |
| 21  | COM0 | -417.5 | -687.5 | 45      | SEG11 | 709   | 569    |
| 22  | COM1 | -327.5 | -687.5 | 46      | SEG10 | 574.5 | 627    |
| 23  | COM2 | -238   | -687.5 | 47      | SEG9  | 480.5 | 627    |
| 24  | COM3 | -149   | -687.5 | 48      | SEG8  | 385.5 | 627    |